Senior Principal SERDES Engineer - Signal Integrity
Marvell Semiconductor, Inc. | |
United States, California, Santa Clara | |
5488 Marvell Lane (Show on map) | |
Mar 20, 2026 | |
|
About Marvell Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. Your Team, Your Impact The Marvell post silicon validation group designs and develops test platforms for validating enterprise, cloud, AI, automotive, and carrier architectures including multi-core Arm-based Network processors. The electrical characterization team is a post silicon validation sub-group focused on the debug and characterization of SerDes and DDR interfaces on the processor. The SerDes interface use NRZ and PAM4 signaling for Ethernet, CPRI, JESD, and PCIe interfaces. DRAM interfaces include LPDDR5, DDR4/5 memory modules.Characterization engineers are responsible for developing test platforms used and automated test suites to characterize the analog interfaces over process voltage and temperature (PVT) extremes to determine silicon viability for volume production. What You Can Expect Marvell is seeking a Senior Principal SERDES Signal Integrity Engineer to lead SERDES IP validation for next-generation high-performance compute and storage solutions. This role is critical in shaping Marvell's leadership in Ethernet IEEE 802.3dj and PCIe Gen6 technologies-interfaces that define the future of hyperscale data centers and AI infrastructure. The ideal candidate will have expertise in signal integrity, board-level knowledge, SERDES architecture and measurement methods, especially for Ethernet and PCIe interfaces. The position requires a strong background in characterization and design of SERDES IP with special consideration for direct experience in the processors industry. The candidate must have in depth knowledge of the instrumentation necessary for testing the SERDES IP combined with a strong commitment to ensuring characterization of such IP for extremely high-volume production. The candidate will drive electrical characterization and compliance for cutting-edge SERDES IP that powers Marvell's flagship products. Responsibilities include ensuring robust performance at 112G/224G Ethernet and PCIe Gen6 speeds, enabling ultra-high bandwidth and low-latency interconnects for tomorrow's compute platforms.
What We're Looking For
Expected Base Pay Range (USD) 173,280 - 259,600, $ per annumThe successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions. Additional Compensation and Benefit Elements Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life's most important moments. Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition. Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones. We look forward to sharing more with you during the interview process.All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status. Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com. Interview Integrity To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews. These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process. This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment. #LI-SA1 | |
Mar 20, 2026