We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.
#alert
Back to search results
New

Product Development - Server Silicon Data Analyst (Sort, Final Test & SLT)

Advanced Micro Devices, Inc.
$123,760.00/Yr.-$185,640.00/Yr.
United States, Texas, Austin
7171 Southwest Parkway (Show on map)
Feb 12, 2026


WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences-from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you'll discover the real differentiator is our culture. We push the limits of innovation to solve the world's most important challenges-striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

THE ROLE:

As a Server Silicon Data Analyst, you will enable entitlement outcomes for AMD server products by transforming Sort, Final Test, and SLTdata into actions. You'll define and execute datadriven characterization strategies across PVTcorners, partner with Product/DFT/Test to ensure coverage meets yield, test time, quality, and scheduletargets, and drive postsilicon debug closure using analytics, automation, and clear storytelling.

THE PERSON:

  • Selfstarter passionate about advanced semiconductor data and products
  • Thrives in dynamic, highperformance, fastchanging environments; forwardthinkingmindset
  • Anticipates risks and opportunities; proactively shapes datadriven product strategies
  • Strong problemsolving and structured debugskills using data
  • Effective communicator; collaborates across globally distributed teams
  • Able to influence across Fab, Test, DFT, Design, Quality, Platform
  • Teamoriented, supportive, and collaborative
  • Continuousimprovement mindset; delivers "next 5%"enhancements

KEY RESPONSIBILITIES:

  • Coverage & Requirements
    Translate product requirements into measurable test coverage and presilicon pattern requirements; collaborate with DV/DFT to align ATPG/MBIST/JTAG/atspeed data outputs with product goals.
  • Characterization Analytics
    Build and execute characterization analysis plans(Sort & Final Test across PVT) to determine optimal test points, guardbands, and binning strategies.
  • Yield, Quality & Test Time
    Use statistical methods to monitor entitlement gaps, quantify impact, and implement actions to improve yield, reduce DPPM, and optimize test timeacross Sort/FT/SLT.
  • PostSilicon Debug
    Apply structured data analysis to accelerate process, device, and yieldissue debug and closure in partnership with Fab, Product, Platform, and Test Engineering.
  • Automation & Visibility
    Develop JMP/Pythonworkflows, dashboards, and reports for recurring analyses (SPC, outliers, trend break detection, screening efficiency).
  • "Next 5%" Improvements
    Identify and deliver incremental ('next 5%') enhancementsto requirements clarity, entitlement tracking, data reliability, and workflow efficiency.

Illustrative outcomes: +2-5 pp yield uplift on early lots, -10-20% test time on stabilized flows, 25% reduction in repeattestinduced escapes, measurable DPPM reduction aligned to customer targets.

MINIMUM QUALIFICATIONS:
  • Experience in product/test/semiconductor data analysis or product engineering analytics
  • Proficiency with statistical analysisand data tooling(e.g., JMP, Python/pandas); capable of building reusable analytics/automation
  • Experience with characterizationand test point optimization(guardbanding, PVT coverage, screening effectiveness)
  • Understanding of semiconductor process, packaging, and test technologies
  • Demonstrated ability to drive crossfunctional closurewith Fab/Design/DFT/Test/Quality
  • Clear communicator who can convert complex data into decisions and actions

PREFERRED EXPERIENCE:

  • Familiarity with DFT data: ATPG scan, MBIST, JTAG, atspeed test; integration with ATEflows
  • ML exposureapplied to production/test data (e.g., anomaly detection, outlier screening, test time prediction, adaptive test) using Python/scikitlearn/AutoML
  • Experience with SPC, control charts, and production monitoring at scale
  • Serverclass devices and performance binningstrategies
  • Semiconductor fabrication process optimizationor device performance validation exposure

ACADEMIC CREDENTIALS:

  • B.S./M.S. in Electrical or Computer Engineering, or related field (e.g., CE/ECE/Datafocused disciplines) or equivalent experience

This role is not eligible for visa sponsorship.

#LI-TW2

#LI-HYBRID

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants' needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD's "Responsible AI Policy" is available here.

This posting is for an existing vacancy.

Applied = 0

(web-54bd5f4dd9-cz9jf)